Prindi leht
Pilt on illustreeriv. Lugege toote kirjeldust.
458 Laos
Vajate rohkem?
Tarneaeg 1–2 tööpäeva
Tellige enne kella 17:00 tavaline saadetis
Kogus | |
---|---|
1+ | 6,660 € |
10+ | 6,190 € |
25+ | 6,010 € |
50+ | 5,860 € |
100+ | 5,720 € |
250+ | 5,540 € |
Hind:Each
Minimaalne: 1
Mitmekordne: 1
6,66 € (KM-ta)
Lisage tootenr/ /tootemärkus
Lisatud teie tellimuse kinnitusele, arvele ja väljastusteatele ainult sellel tellimusel.
See arv lisatakse tellimuse kinnitusele, arvele, väljastusteatele, veebipõhisele kinnitusmeilile ja tootesildile.
Tooteteave
TootjaMICRON
Tootja toote nrMT46V64M8CY-5B:J
Tellimiskood4050858
Tehniliste andmete leht
DRAM TypeDDR
Memory Density512Mbit
Memory Configuration64M x 8bit
Clock Frequency Max200MHz
IC Case / PackageFBGA
No. of Pins60Pins
Supply Voltage Nom2.6V
IC MountingSurface Mount
Operating Temperature Min0°C
Operating Temperature Max70°C
Product Range-
SVHCNo SVHC (17-Dec-2015)
Toote ülevaade
MT46V64M8CY-5B:J is a double data rate (DDR) SDRAM. It uses a double data rate architecture to achieve high-speed operation. This double data rate architecture is essentially for 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the memory consists of a single 2n-bit-wide, one-clock cycle data transfer at the internal DRAM core and two corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. It has an internal, pipelined double-data-rate (DDR) architecture with two data accesses per clock cycle.
- Operating voltage range is 2.5V to 2.7V
- 64Meg x 8 configuration
- Packaging style is 8mm x 12.5mm FBGA
- Timing (cycle time) is 5ns at CL = 3 (DDR400)
- Operating temperature range is 0°C to +70°C
- Clock rate is 200MHz, ᵗRAS lockout supported (ᵗRAP = ᵗRCD)
- Differential clock inputs (CK and CK#), four internal banks for concurrent operation
- Commands entered on each positive CK edge, concurrent auto precharge option is supported
- DQS edge-aligned with data for READs, centeraligned with data for WRITEs
- DLL to align DQ and DQS transitions with CK, auto refresh 64ms, 8192-cycle
Tehnilised andmed
DRAM Type
DDR
Memory Configuration
64M x 8bit
IC Case / Package
FBGA
Supply Voltage Nom
2.6V
Operating Temperature Min
0°C
Product Range
-
Memory Density
512Mbit
Clock Frequency Max
200MHz
No. of Pins
60Pins
IC Mounting
Surface Mount
Operating Temperature Max
70°C
SVHC
No SVHC (17-Dec-2015)
Tehnilised dokumendid (1)
Seadusandlus ja keskkonnateave
Päritoluriik:
Riik, kus toimus viimane oluline tootmisprotsessPäritoluriik:Taiwan
Riik, kus toimus viimane oluline tootmisprotsess
Riik, kus toimus viimane oluline tootmisprotsessPäritoluriik:Taiwan
Riik, kus toimus viimane oluline tootmisprotsess
Tariifi nr:85423239
US ECCN:EAR99
EU ECCN:NLR
RoHS-ile vastav:Jah
RoHS
Vastab RoHS-i ftalaatide nõuetele:Jah
RoHS
Väga ohtlik aine:No SVHC (17-Dec-2015)
Laadige alla vastavussertifikaat
Toote vastavussertifikaat
Kaal (kg):.000001
Toote jälitatavus